# Chapter 6 · Section 6.3 — Exercises (Mazidi)

# Chapter 6 · Section 6.3 — Exercises (Mazidi)

Problems are paraphrased to respect copyright. I use the ARM bit-band alias formulas throughout.

## 22) Which memory regions of ARM are bit-addressable?

Answer: Two 1-MB regions:

- SRAM bit-band region:  $0 \times 2000\_0000-0 \times 200F\_FFFFF \rightarrow$  alias at  $0 \times 2200\_0000-0 \times 23FF\_FFFF$ .
- Peripheral bit-band region: 0x4000 0000-0x400F FFFF → alias at 0x4200 0000-0x43FF FFFF.

### 23) Bit-addressable SRAM alias region (generic ARM)

**Answer:** 0x2200 0000-0x23FF FFFF.

## 24-30) Bit addresses for a given byte address

Use bit word = alias base + (byte offset × 32) + (bit × 4) where byte offset = byte addr - base and base = 0x2000 0000 (SRAM) or 0x4000 0000 (Peripheral). The table lists bit0...bit7 for the byte.

- 24) Byte  $0x2000 0004 \rightarrow alias base 0x2200 0000, offset <math>0x4 \times 32 = 0x80$ bit0..7: 0x22000080, 0x22000084, 0x22000088, 0x2200008C, 0x22000090, 0x22000094, 0x22000098, 0x2200009C.
- 25) Byte  $0x2000 0100 \rightarrow \text{offset} 0x100 \times 32 = 0x2000$ **bit0..7:** 0x22002000-0x2200201c (step 4).
- **26)** Byte  $0 \times 200F$  FFFF  $\rightarrow$  offset  $0 \times 0$  FFFFF  $\times 32 = 0 \times 1$  FFFFE0
- bit0..7: 0x23FFFFE0-0x23FFFFFC (step 4). • 27) Byte 0x2000 0020  $\rightarrow$  offset 0x20×32=0x400
- bit0..7: 0x22000400-0x2200041C (step 4).
- 28) Byte  $0x4000 0008 \rightarrow alias$  base 0x4200 0000, offset 0x8x32=0x100**bit0..7:** 0x42000100-0x4200011c (step 4).
- **29)** Byte  $0x4000 000C \rightarrow \text{offset} 0xC \times 32 = 0x180$ bit0..7: 0x42000180-0x4200019C (step 4).
- **30)** Byte  $0x4000 0020 \rightarrow \text{offset} 0x20 \times 32 = 0x400$ bit0..7: 0x42000400-0x4200041C (step 4).

## 31) The following are bit addresses. Indicate where each one belongs (region, byte address, and bit number).

| item | bit-address (alias) | Region     | byte address | bit |
|------|---------------------|------------|--------------|-----|
| (a)  | 0x2200004C          | SRAM       | 0x20000002   | 3   |
| (b)  | 0x22000068          | SRAM       | 0x20000003   | 2   |
| (c)  | 0x22000080          | SRAM       | 0x20000004   | 0   |
| (d)  | 0x23FFFF80          | SRAM       | 0x200FFFFC   | 0   |
| (e)  | 0x23FFFF00          | SRAM       | 0x200FFFF8   | 0   |
| (f)  | 0x4200004C          | Peripheral | 0x40000001   | 3   |
| (g)  | 0x42000014          | Peripheral | 0x40000000   | 5   |
| (h)  | 0x43FFFFF0          | Peripheral | 0x400FFFFF   | 4   |
| (i)  | 0x43FFFF00          | Peripheral | 0x400FFFF8   | 0   |

[page]/[toPage] arm-assembly-mazidi-solutions

#### 32) Of the 4GB address space, how many bytes are also assigned a bit address? Which bytes?

Answer: 2MB of byte locations are bit-addressable:

```
• SRAM bytes: 0x2000_0000-0x200F_FFFF (1MB).
```

• **Peripheral bytes:** 0x4000\_0000-0x400F\_FFFF (1MB).

#### 33) True/False — The bit-addressable region cannot be accessed in byte.

Answer: False. You can access those addresses normally (byte/halfword/word) via the original (non-alias) addresses.

#### 34) True/False — The bit-addressable region cannot be accessed in word.

Answer: False. Word/halfword/byte accesses work at the original addresses; the alias is extra for per-bit read/write.

## 35) Program — Test D7 of RAM[0x2000\_0020]; if high, write 1 to D1 of RAM[0x2000\_0000]

```
THUMB
       ; Alias addresses
               r0, =0x2200041C
                                   ; bit-band for 0x20000020 bit7
               r1, =0x22000004
                                   ; bit-band for 0x20000000 bit1
       LDR
       LDR
               r2, [r0]
                                   ; r2 = 0 or 1 (state of D7)
       CB7
               r2, done
       MOVS
               r3, #1
                                   ; set D1 = 1
       STR
               r3, [r1]
done:
       ВX
```

#### 36) Program — Test D7 of I/O 0x4000 0000; if low, write 0 to D0 of 0x400f ffff

```
THUMB
         LDR
                  r0, =0x4200001C
                                        ; 0x40000000 bit7
                                        ; 0x400FFFFF bit0
         T<sub>1</sub>DR
                 r1, =0x43FFFFE0
                 r2, [r0]
         T<sub>1</sub>DR
                                         ; 0 or 1
         CMP
                  r2, #0
         BNE
                 done
                 r3, #0
        MOMS
                                         ; clear D0
         STR
                  r3, [r1]
done:
        BX
                  ٦r
```

#### 37) Set all bits high at RAM[0x2000 0000]

#### (a) Using byte address

```
MOVS r2, #0xFF

LDR r1, =0x20000000

STRB r2, [r1] ; write 0xFF (D7..D0 = 1)
```

### (b) Using bit addresses

```
T.DR
        r1, =0x22000000
                             ; bit0
        r2, #1
MOVS
STR
        r2, [r1]
                             ; D0 = 1
STR
        r2, [r1, #4]
                             ; D1 = 1
        r2, [r1, #8]
STR
                             ; D2 = 1
                             ; D3 = 1
        r2, [r1, #12]
STR
        r2, [r1, #16]
                             ; D4 = 1
STR
       r2, [r1, #20]
                             ; D5 = 1
STR
        r2, [r1, #24]
r2, [r1, #28]
                             ; D6 = 1
STR
                             ; D7 = 1
STR
```

arm-assembly-mazidi-solutions [page]/[toPage]

#### 38) Program — Test whether SRAM[0x2000 0000] is divisible by 8

(Unsigned 32-bit word assumed. Divisible by 8 ⇔ low three bits are zero.)

```
LDR r0, =0x20000000

LDR r1, [r0]

TST r1, #7 ; mask 0b111

BEQ is_div_by_8 ; yes if zero; else not divisible
```

#### 39) Explain LDM (Load Multiple)

Loads a list of registers from **consecutive memory** starting at a base address. Addressing options (IA/IB/DA/DB) control the order; optional **write-back** (!) updates the base by  $4 \times (\#registers)$ .

### 40) Explain STM (Store Multiple)

Stores a list of registers to consecutive memory from a base address, with the same addressing modes and write-back option as LDM.

## 41) Difference between LDM and LDR

LDR moves one register; LDM transfers many registers in a single instruction (block transfer).

#### 42) Difference between STM and STR

STR stores one register; STM stores many registers (block transfer).

## 43) LDMIA and its impact on SP

Increment-After: reads starting at [SP], then increments after each word. With write-back (LDMIA SP!, Ellipsis) it pops registers from a full-descending stack and increases SP by 4×n.

#### 44) LDMIB and its impact on SP

**Increment-Before**: first adds 4 to SP, reads from the next address. With LDMIB SP! SP still **increases by 4×n**, but the first load is from SP+4. Not used for full-descending stacks.

### 45) STMIA and its impact on SP

Increment-After store. STMIA SP!, Ellipsis writes at [SP] upward and increases SP by  $4 \times n \rightarrow$  corresponds to an empty-ascending stack (not the common ARM full-descending push).

#### 46) STMIB and its impact on SP

Increment-Before store. STMIB SP!, Ellipsis first adds 4 to SP then stores, repeating upward; SP increases by 4×n. (For standard ARM PUSH, prefer STMFD/STMDB SP!, Ellipsis which decrements SP.)

#### **Notes for learners**

- PUSH/POP aliases: PUSH {regs} ↔ STMDB SP!, {regs}; POF {regs} ↔ SDMIA SP!, {regs}.
- Bit-band alias words read back 0/1; writing any non-zero value acts as 1.

arm-assembly-mazidi-solutions [page]/[toPage]